Senior ASIC Design Engineer | Last Mile Semiconductor GmbH: Senior ASIC Design Engineer (m/w/x)

Last Mile Semiconductor GmbH

Dresden, Sachsen, Deutschland
Published Oct 12, 2025
Full-time
No information

Job Summary

This Senior ASIC Design Engineer role involves contributing to the definition and continuous development of the company's RF System-on-Chip (SoC) architecture. The successful candidate will take responsibility for the RTL design of digital blocks and their seamless integration at the system level. A key aspect of the job is close collaboration with the Analog/RF team to realize highly integrated RF ASICs. Day-to-day tasks include developing and executing functional verification at both block and chip levels, utilizing modern verification methodologies such as UVM, and supporting the chips through qualification, testing, and ramp-up phases. The role requires a degree in Electrical Engineering or Microelectronics, profound knowledge of ASIC Digital Design and SoC integration, and proficiency in hardware description languages like SystemVerilog, Verilog, or VHDL. Working in an international team, good English skills are essential for success in this innovative semiconductor startup focused on 5G cellular chipsets for IoT.

Required Skills

Education

Degree in Electrical Engineering, Microelectronics, or comparable field

Experience

  • Professional experience in ASIC Digital Design, especially in SoC integration
  • Experience in the development and application of modern verification methods (e.g., UVM)
  • Experience collaborating with Mixed-Signal design teams (Ideally)

Languages

English (Fluent)

Additional

  • Not specified